

# EE342 Lab-3 Instructions and Example Designs

Mehmet Çalı

## Lab-3 Requirements

- Top Module
  - Inputs:
    - Single switch output
    - Clock
  - Outputs:
    - Debouncer-1
    - Debouncer-2



#### Debouncer-1

- Debouncer-1 and Debouncer-2 should filter the switch output by using a shift register and a combinational logic circuit whose schematic is given in Preliminary Work.
- Debouncer-1 should read <u>4 ms of steady switch output</u> to transmit the switch output change to debouncer output.
- Although the maximum duration of random transmissions in SwOut is given to be 4 ms, this
  does not mean that you can just transfer the first output change with a delay of 4 ms
  independent of intermediate signals (4 ms of steady switch output is crucial for this module)



- Note that the design is almost completely specified so you should focus on implementing the design rather than trying miscellaneous solutions like creating a counter to adjust the timing
- You should observe the synthesis output from the Netlist viewers and try to fix if there is a considerable difference

#### **Debouncer-1 Waveforms**

- Clock frequency should be set to 1 kHz
- Around 40-60 ms of end time should be enough (specify it according to you waveform)
- You should create a waveform that contains two press an two release to see how the output changes according to random ripples
- Example outputs for DB1:





#### **Debouncer-2**

- In this module, you need to alter the output as soon as the ripples are detected and then keep the output steady for 4 ms.
- The schematic of the second module is not provided but you can again use a shift register combined with a combinational logic with different connections and logic circuit
- Example outputs of DB2:





#### **Debouncer-2**

- Debouncer-2 is trickier than the first module and wrong designs often misjudged as working due to construction of incapable waveform
- You should pay extra attention on whether the design forces the <u>debouncer output</u> to be stable for 4 ms or not
- Some wrong designs that gives misleading occasional correct results generally fails to perform accurately in the following waveform



DB-2 Waveform output that belongs to an inaccurate design

- As seen in the figure above when the swout is forced to be high initially, output immediately goes to high in the next clock cycle as expected. However, after followed by two quick press and release swoutdb is observed to stay low around 2.5 ms, although the output should preserve its value for at least 4 ms.
- Your simulation file should start with the above waveform, and then you should extend the waveform with additional press and releases to test against possible design faults thoroughly

- We want to design a 4 bit asynchronous (ripple) counter, in other words a counter that does not have a common clock signal
- Most basic schematic of an asynchronous counter can be shown as figure below



We can make use of concatenated clock dividers (frequency divider) for our purpose

```
module modulel
    clk
 3
          input clk,
          output [3:0] cout
                                             r1
 5
      );
 6
      reg rl, r2, r3, r4;
 7
      always @ (posedge clk)
9
          r1 <= ~r1;
                                                                  r3
10
                                                         г2
11
      always @ (posedge rl)
          r2 <= ~r2;
12
13
14
      always @ (posedge r2)
15
          r3 <= ~r3:
16
17
      always @ (posedge r3)
18
          r4 <= ~r4;
19
20
      assign cout[3:0] = {r4,r3,r2,r1};
21
      endmodule
22
```

Output Waveform:



• How can we convert it to up-counter?

```
module modulel
    3
          input clk,
          output [3:0] cout
 5
      );
 6
      reg rl, r2, r3, r4;
      always @ (negedge clk)
 8
 9
          r1 <= ~r1;
10
      always @ (negedge rl)
11
12
          r2 <= ~r2;
13
      always @ (negedge r2)
14
15
          r3 <= ~r3;
16
17
      always @ (negedge r3)
          r4 <= ~r4;
18
19
20
      assign cout[3:0] = {r4,r3,r2,r1};
21
      endmodule
22
```



## Asynchronous Counter with enable and reset

- Now, lets add enable and reset input and define a dff module and instantiate it, instead of reconstructing from the beginning
- New requirements are:
  - Synchronous enable
  - Asynchronous active low reset
  - 4 bit up counter

```
[module modulel(clk,enable,reset,cout);
|`ifdef partl
     input clk, enable, reset;
    output [3:0] cout;
    d ff dl(.clk(clk),.d(~cout[0]),.enable(enable),.reset(reset),.g(cout[0]));
    d ff d2(.clk(cout[0]),.d(~cout[1]),.enable(enable),.reset(reset),.q(cout[1]));
    d ff d3(.clk(cout[1]),.d(~cout[2]),.enable(enable),.reset(reset),.g(cout[2]));
    d ff d4(.clk(cout[2]),.d(~cout[3]),.enable(enable),.reset(reset),.q(cout[3]));
    endmodule
 `endif
|module d ff(input clk, input d, input reset, input enable, output reg q);
always @ (negedge clk, negedge reset)
begin
    if(reset == 1'b0)
        \alpha <= 0:
    else
    begin
         if(enable == 1)
             \alpha \ll d;
         else
             a <= a;
     end
end
```

## Using parameters and module arrays

Parameters can be thought as constant data types, they usually defined at the beginning and they can be used to specify the size of the busses or module arrays

```
ifdef part2
parameter N = 4;

input clk, enable, reset;
output reg [N-1:0] cout;
```

If we have a large counter size instantiating them one by one will be impractical, so lets try to adjust our code to work with any number of counter size

#### Generate block

```
`endif
`ifdef part2
   parameter N = 4;
   input clk, enable, reset;
   output [N-1:0] cout;
   generate
       genvar i;
       for(i = 0; i < N; i = i + 1)
       begin : d ff gen
            if(i == 0)
                d ff d(.clk(clk),.d(~cout[0]),.enable(enable),.reset(reset),.q(cout[0]));
            else
                d ff d2(.clk(cout[i-1]),.d(~cout[i]),.enable(enable),.reset(reset),.q(cout[i]));
        end
   endgenerate
   endmodule
`endif
```

# Using arrays of instances

```
`endif
`ifdef part3
    parameter N = 4;
    input clk, enable, reset;
    output [N-1:0] cout;
    d ff d[N-1:0](.clk({cout[N-2:0],clk}),.d(~cout[N-1:0]),.enable(enable),.reset(reset),.q(cout[N-1:0]));
    endmodule
`endif
module d ff(input clk, input d, input reset, input enable, output reg q);
always @ (negedge clk, negedge reset)
begin
    if(reset == 1'b0)
        \alpha <= 0;
    else
                                                                                               г4
    begin
        if(enable == 1)
                                                                 r1
            q \ll d;
        else
            q <= q;
    end
end
endmodule
```